... CEMENT LAND LA ## **MCM4164CP** | PIN ASSIGNMENT | | | | | | | |-------------------|------|------------------|--|--|--|--| | N/C [ | 1 16 | ] <sub>vss</sub> | | | | | | 0.0 | 2 15 | CAS | | | | | | ₩[ | 3 14 | <b>]</b> a | | | | | | RAS [ | 4 13 | ] A6 | | | | | | A0 [ | 5 12 | ] A3 | | | | | | A2 [ | 6 11 | ] A4 | | | | | | A1 [ | 7 10 | A5 | | | | | | v <sub>CC</sub> C | 8 9 | <b>D</b> A7 | | | | | | | | <b>-</b> | | | | | | PIN NAMES | |------------------------------| | A0-A7 Address Input | | D Data In | | Q | | W Read/Write Input | | RAS Row Address Strobe | | CAS Column Address Strobe | | V <sub>CC</sub> Power (+5 V) | | V <sub>SS</sub> Ground | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this highimpedance circuit. ONG 001893 ## 64K Bit Dynamic RAM The MCM4164CP is a 65,536-bit, high-speed, low-power dynamic Random-Access Memory. It is organized as 65,536 one-bit words and fabricated using HMOS highperformance N-channel silicon-gate technology. By multiplexing row- and column-address inputs, the MCM4164CP requires only eight address lines and permits packaging in standard 16-pin dual-in-line packages. Complete address decoding is done on chip with address latches incorporated. Data out is controlled by CAS allowing for greater system flexibility. All inputs and outputs, including clocks, are fully TTL compatible. The MCM4164CP incorporates a one-transistor cell design and dynamic storage techniques. - Organized as 65,536 Words of 1 Bit - Single +5 V Operation (+10%) - Maximum Access Time MCM4164CP15 = 150 ns MCM4164CP20 = 200 ns Low Power Dissipation 275 mW Maximum (Active) 22 mW Maximum (Standby) - Three-State Data Output - Internal Latches for Address and Data Input - Early-Write Common I/O Capability - 16K Compatible 128-Cycle, 2 ms Refresh - RAS-Only Refresh Mode - CAS Controlled Output - Upward Pin Compatible from the 16K RAM (MCM4116, MCM4517) - Fast Page Mode Cycle Time MOTOROL ### ABSOLUTE MAXIMUM RATINGS (See Note) | Rating | Symbol | Value | Unit | |----------------------------------------------------|------------------------------------|-------------|------| | Voltage on Any Pin Relative to VSS<br>(Except VCC) | V <sub>in</sub> , V <sub>out</sub> | -1 to +7 | V | | Voltage on VCC Supply Relative to VSS | V <sub>C</sub> C | -1 to +7 | V | | Operating Temperature Range | TA | 0 to +70 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | | Power Dissipation | PD | 600 | mW | | Data Out Current | lout | 50 | mA | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. ### DC OPERATING CONDITIONS AND CHARACTERISTICS (Full operating voltage and temperature range unless otherwise noted) ### RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------|------------------|-------|-----|-----|------|-------| | Supply Voltage (Operating Voltage Range) | Vcc | 4.5 | 5.0 | 5.5 | V | 1 | | Supply Tollage (openating strange to 5 | V <sub>SS</sub> | 0 | 0 | 0 | V | 1 | | Logic 1 Voltage, All Inputs | VIH | 2.4 | - | 6.5 | V | 1 | | Logic 0 Voltage, All Inputs | V <sub>I</sub> L | - 1.0 | _ | 0.8 | V | 1 | #### DC CHARACTERISTICS | Characteristic | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-----|------|-------| | VCC Power Supply Current (Standby) | ICC2 | _ | 4.0 | mA | 5 | | VCC Power Supply Current (t <sub>RC</sub> =t <sub>RC</sub> Min) | lCC1 | | 50 | mA | 4 | | V <sub>CC</sub> Power Supply Current During RAS Only Refresh Cycles (t <sub>RC</sub> = t <sub>RC</sub> Min, CAS at Logic 1) | Іссз | | 40 | mA | 4 | | $V_{CC}$ Power Supply Current During Page Mode Cycle for t <sub>RAS</sub> = 10 μs (t <sub>PC</sub> = t <sub>PC</sub> Min, RAS at Logic 0, CAS Cycling) | ICC4 | _ | 40 | mA | 4 | | Input Leakage Current (VSS≤Vin≤VCC) | l(L) | - 10 | 10 | μΑ | | | Output Leakage Current (CAS at Logic 1, VSS≤Vout≤VCC) | lO(L) | <b>– 10</b> | 10 | μΑ | | | Output Logic 1 Voltage @ I <sub>out</sub> = -5 mA | Voн | 2.4 | | V | | | Output Logic 0 Voltage @ l <sub>out</sub> = 4.2 mA | V <sub>OL</sub> | | 0.4 | V | | ### **CAPACITANCE** (f = 1.0 MHz, $T_A = 25^{\circ}C$ , $V_{CC} = 5$ V Periodically Sampled Rather Than 100% Tested) | Parameter | Symbol | Тур | Max | Unit | Notes | |-------------------------------------------------------|-----------------|-----|-----|------|-------| | Input Capacitance (A0-A7), D | C <sub>I1</sub> | 4 | 5 | pF | 7 | | Input Capacitance RAS, CAS, WRITE | C <sub>I2</sub> | 8 | 10 | pF | 7 | | Output Capacitance (Q), (CAS = VIH to Disable Output) | c <sub>O</sub> | 5 | 7 | рF | 7 | ### NOTES: - 1. All voltages referenced to VSS. - 2. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL. - 3. An initial pause of 200 $\mu s$ is required after power-up followed by an 8 $\overline{RAS}$ cycles before proper device operation is guaranteed. - 4. Current is a function of cycle rate and output loading; maximum current is measured at the faster cycle rate with the output open. - 5. $\overline{RAS}$ and $\overline{CAS}$ are both at a logic 1. - 6. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between $V_{\mbox{\scriptsize IH}}$ and $V_{\mbox{\scriptsize IL}}$ (or between $V_{\mbox{\scriptsize IL}}$ and $V_{\mbox{\scriptsize IH}})$ in a monotonic manner. - 7. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation: $C = \frac{I\Delta t}{\Delta V}$ ## AC OPERATING CONDITIONS AND CHARACTERISTICS (Read, Write, and Read-Modify-Write Cycles) [Full Operating Voltage and Temperature Range Unless Otherwise Noted; See Notes 2, 3, and 6) | Parameter | S | MCM4164CP15 | | MCM4164CP20 | | | Al | |--------------------------------------------|------------------|-------------|--------|-------------|--------|------|-----------| | Parameter | Symbol | Min Max | | Min | Max | Unit | Notes | | Random Read or Write Cycle Time | tRC | 270 | | 330 | _ | ns | 8, 9 | | Read Write Cycle Time | tRWC | 285 | _ | 350 | _ | ns | 8, 9 | | Read-Modify-Write Cycle Time | †RMW | 310 | _ | 390 | | ns | · · · · · | | Access Time from Row Address Strobe | tRAC | | 150 | | 200 | ns | 10, 12 | | Access Time from Column Address Strobe | †CAC | _ | 75 | _ | 100 | ns | 11, 12 | | Output Buffer and Turn-Off Delay | tOFF | 0 | 40 | 0 | 50 | ns | 18 | | Row Address Strobe Precharge Time | tRP | 100 | | 120 | _ | ns | | | Row Address Strobe Pulse Width | tRAS | 150 | 10,000 | 200 | 10,000 | ns | | | Column Address Strobe Pulse Width | tCAS | 75 | 10,000 | 100 | 10,000 | ns | | | Row to Column Strobe Lead Time | tRCD | 25 | 75 | 30 | 100 | ns | 13 | | Row Address Setup Time | t <sub>ASR</sub> | 0 | _ | 0 | _ | ns | | | Row Address Hold Time | tRAH | 15 | _ | 20 | _ | ns | | | Column Address Setup Time | tASC | 0 | | 0 | _ | ns | | | Column Address Hold Time | <sup>t</sup> CAH | 45 | _ | 55 | _ | ns | | | Column Address Hold Time Referenced to RAS | t <sub>AR</sub> | 120 | _ | 155 | _ | ns | 17 | | Transition Time (Rise and Fall) | tΤ | 3 | 35 | 3 | 50 | ns | | | Read Command Setup Time | tRCS | 0 | _ | 0 | _ | ns | | | Read Command Hold Time | tRCH | 0 | | 0 | _ | ns | | | Write Command Hold Time | tWCH | 45 | _ | 55 | _ | ns | | | Write Command Hold Time Referenced to RAS | tWCR | 120 | _ | 155 | _ | ns | 17 | | Write Command Pulse Width | tWP | 45 | _ | 55 | _ | ns | | | Write Command to Row Strobe Lead Time | tRWL | 45 | _ | 55 | _ | ns | | | Write Command to Column Strobe Lead Time | tCWL | 45 | | 55 | _ | ns | | | Data in Setup Time | tDS | 0 | _ | 0 | _ | ns | 15 | | Data in Hold Time | t <sub>DH</sub> | 45 | _ | 55 | _ | ns | 15 | | Data in Hold Time Referenced to RAS | †DHR | 120 | _ | 155 | _ | ns | 17 | | Column to Row Strobe Precharge Time | tCRP | 0 | | 0 | - | ns | | | RAS Hold Time | tRSH | 75 | _ | 100 | _ | ns | | | Refresh Period | †RFSH | | 2.0 | _ | 2.0 | ms | | | WRITE Command Setup Time | twcs | 0 | _ | 0 | _ | ns | 16 | | CAS to WRITE Delay | tCWD | 50 | _ | 60 | _ | ns | 16 | | RAS to WRITE Delay | tRWD | 125 | | 160 | _ | ns | 16 | | CAS Hold Time | tCSH | 150 | _ | 200 | _ | ns | | | CAS Precharge Time (Page Mode Cycle Only) | tCP | 60 | _ | 80 | | ns | | | Page Mode Cycle Time | t <sub>PC</sub> | 145 | | 200 | _ | ns | | - The specifications for t<sub>RC</sub> (min), and t<sub>RWC</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured. - 9. AC measurements $t_T = 5.0$ ns. - 10. Assumes that $t_{RCD} \le t_{RCD}$ (max). - 11. Assumes that $t_{RCD} \ge t_{RCD}$ (max). - 12. Measured with a current load equivalent to 2 TTL (-200 $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at $V_{OH} = 2.0 \text{ V}$ and $V_{OI} = 0.8 \text{ V}$ . - 13. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>. - 14. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 15. These parameters are referenced to CAS leading edge in random write cycles and to WRITE leading edge in delayed write or read-modify-write cycles. - 16. tWCS, tCWD and tRWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS≥tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD≥tCWD (min) and tRWD≥tRWD (min), the cycle is read-write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. - 17. $t_{AR} \min \le t_{AR} = t_{RCD} + t_{CAH}$ - $t_{DHR} \min \leq t_{DHR} = t_{RCD} + t_{DH}$ - $t_{WCR} \min \le t_{WCR} = t_{RCD} + t_{WCH}$ - 18. toff (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels. ### **READ CYCLE TIMING** ### WRITE CYCLE TIMING ### PAGE MODE READ CYCLE ### PAGE MODE WRITE CYCLE ### RAS-ONLY REFRESH CYCLE (Data-In and Write are Don't Care, CAS is High) ### READ-WRITE/READ-MODIFY-WRITE CYCLE ### PACKAGE DIMENSIONS P PACKAGE **PLASTIC** CASE 648-07 | | MILLIM | MILLIMETERS INC | | | | |-----|--------|-----------------|------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 18.80 | 19.55 | 0.740 | 0.770 | | | В | 6.35 | 6.85 | 0.250 | 0.270 | | | С | 3.69 | 4.44 | 0.145 | 0.175 | | | D | 0.38 | 0.53 | 0.015 | 0.021 | | | F | 1.02 | 1.78 | 0.040 | 0.070 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 0.76 | 0.76 REF | | REF | | | J | 0.20 | 0.38 | 0.008 | 0.015 | | | K | 2.80 | 3.30 | 0.110 | 0.130 | | | L | 7.49 | 7.75 | 0.295 0.30 | | | | M | 0 | 10° | 0° | 10° | | | N | 0.51 | 1.01 | 0.020 | 0.040 | | ### NOTES - 1. LEAD POSITIONAL TOLERANCE: **♦** 0.25 (0.010) ½ T X № - 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 4. F DIMENSION IS FOR FULL LEADS - 5. ROUNDED CORNERS OPTIONAL. - 6. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M 1982 - 7. CONTROLLING DIMENSION: INCH. ### **ORDERING INFORMATION** Full Part Number — MCM4164CP15 or MCM4164CP20 Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Employment Opportunity/ Affirmative Action Employer. # READ-MODIFY-WRITE AND READ-WHILE-WRITE CYCLES As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above. For the read-modify-write cycle a normal read cycle is initiated with the write $(\overline{W})$ clock at the $V_{IH}$ level until the read data occurs at the device access time $(t_{RAC})$ . At this time the write $(\overline{W})$ clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write. Another variation of the read-modify-write cycle is the read-while-write cycle. For this cycle, the following parameters (tRWD, tCWD) play an important role. A read-while-write cycle starts as a normal read cycle with the write ( $\overline{W}$ ) clock being asserted at minimum tRWD or minimum tCWD time, depending upon the application. This results in starting a write operation to the selected cell even before data out occurs. The minimum specification on tRWD and tCWD assures that data out does occur. In this case, the data in is set up with respect to write ( $\overline{W}$ ) clock active edge. ### PAGE-MODE CYCLES Page mode operation allows faster successive data operations at the 256 column locations. Page access (tCAC) is typically half the regular RAS clock access (tRAC) on the Motorola 64K dynamic RAM. Page mode operation consists of holding the RAS clock active while cycling the CAS clock to access the column locations determined by the 8-bit column address field. There are two controlling factors that limit the access to all 256 column locations in one RAS clock active operation. These are the refresh interval of the device (2 ms/128 = 15.6 microseconds) and the maximum active time specification for the RAS clock (10 microseconds). Since 10 microseconds is the smaller value, the maximum specification of the RAS clock on time is the limiting factor of the number of sequential page accesses possible. Ten microseconds will provide approxi- mately (10 microseconds/page mode cycle time) 50 successive page accesses for every row address selected before the $\overline{RAS}$ clock is reset. The page cycle is always initiated with a row address being provided and latched by the RAS clock, followed by the column address and CAS clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter $\overline{\text{CAS}}$ cycles (tpc). The $\overline{\text{CAS}}$ cycle time (tpc) consists of the $\overline{\text{CAS}}$ clock active time (tCAS), and CAS clock precharge time (tpc) and two transitions. In addition to read and write cycles, a readmodify-write cycle can also be performed in a page mode operation. For a read-modify-write or read-while-write type cycle, the conditions normal to that mode of operation will apply in the page mode also. The page mode cycles illustrated show a series of sequential reads separated by a series of sequential writes. This is just one mode of operation. In practice, any combination of read, write and read-modify-write cycles can be performed to suit a particular application. ### REFRESH CYCLES The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 2 ms. This is accomplished by sequentially cycling through the 128 row address locations every 2 ms, or at least one row every 15.6 microseconds. A normal read or write operation to the RAM will serve to refresh all the bits (256) associated with that particular row decoded. ### **RAS** Only Refresh When the memory component is in standby the $\overline{RAS}$ only refresh scheme is employed. This refresh method performs a $\overline{RAS}$ only cycle on all 128 row addresses every 2 ms. The row addresses are latched in with the $\overline{RAS}$ clock, and the associated internal row locations are refreshed. As the heading implies, the $\overline{CAS}$ clock is not required and should be inactive or at a VIH level to conserve power. MCM4164CP MOTOROLA #### **DEVICE INITIALIZATION** Since the 64K dynamic RAM is a single supply 5 V only device, the need for power supply sequencing is no longer required as was the case in older generation dynamic RAMs. On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 2 ms with device powered up) the wake up sequence (8 active cycles) will be necessary to assure proper device operation. The row address strobe is the primary "clock" that activates the device and maintains the data when the RAM is in the standby mode. This is the main feature that distinguishes it as a dynamic RAM as opposed to a static RAM. A dynamic RAM is placed in a low power standby mode when the device receives a positive-going row address strobe. The variation in the power dissipation of a dynamic RAM from the active to the standby state is an order of magnitude or more for NMOS devices. This feature is used to its fullest advantage with high density mainframe memory systems, where only a very small percentage of the devices are in the active mode at any one time and the rest of the devices are in the standby mode. Thus, large memory systems can be assembled that dissipate very low power per bit compared to a system where all devices are active continuously. ### ADDRESSING THE RAM The eight address pins on the device are time multiplexed with two separate 8-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe and the column address strobe. A total of sixteen address bits will decode one of the 65.536 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, two other variations in addressing the 64K RAM; one is called the page mode cycle (described later) where an 8-bit column address field is presented on the input pins and latched by the CAS clock, and the other is the RAS only refresh cycle (described later) where a 7-bit row address field is presented on the input pins and latched by the RAS clock. In the latter case, the most significant bit on Row Address A7 (pin 9) is not required for refresh. ### **NORMAL READ CYCLE** A read cycle is referred to as normal read cycle to differentiate it from a page-mode-read cycle, a read-while-write cycle, and read-modify write cycle which are covered in a later section. The memory read cycle begins with the row addresses valid and the $\overline{RAS}$ clock transitioning from V<sub>IH</sub> to the V<sub>IL</sub> level. The $\overline{CAS}$ clock must also make a transition from V<sub>IH</sub> to the V<sub>IL</sub> level at the specified t<sub>RCD</sub> timing limits when the column addresses are latched. Both the $\overline{RAS}$ and $\overline{CAS}$ clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the $\overline{CAS}$ clock must be active before or at the t<sub>RCD</sub> maximum specification for an access (data valid) from the $\overline{RAS}$ clock edge to be guaranteed (t<sub>RAC</sub>). If the t<sub>RCD</sub> maximum condition is not met, the access (t<sub>CAC</sub>) from the $\overline{CAS}$ clock active transition will determine read access time. The external $\overline{CAS}$ signal is ignored until an internal $\overline{RAS}$ signal is available. This gating feature on the $\overline{\text{CAS}}$ clock will allow the external $\overline{\text{CAS}}$ signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the $\overline{\text{CAS}}$ clock. Once the clocks have become active, they must stay active for the minimum (t<sub>RAS</sub>) period for the $\overline{RAS}$ clock and the minimum (t<sub>CAS</sub>) period for the $\overline{CAS}$ clock. The $\overline{RAS}$ clock must stay inactive for the minimum (t<sub>RP</sub>) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle. Data out is not latched and is valid as long as the $\overline{CAS}$ clock is active; the output will switch to the three-state mode when the $\overline{CAS}$ clock goes inactive. To perform a read cycle, the write $\overline{(W)}$ input must be held at the V<sub>IH</sub> level from the time the $\overline{CAS}$ clock makes its active transition (t<sub>RCS</sub>) to the time when it transitions into the inactive (t<sub>RCH</sub>) mode. #### WRITE CYCLE A write cycle is similar to a read cycle except that the Write $(\overline{W})$ clock must go active $(V_{IL}$ level) at or before the $\overline{CAS}$ clock goes active at a minimum $t_{WCS}$ time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in is referenced to the active transition of the $\overline{CAS}$ clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time $(t_{CWL})$ and the row strobe to write lead time $(t_{RWL})$ . These define the minimum time that $\overline{RAS}$ and $\overline{CAS}$ clocks need to be active after the write operation has started $(\overline{W}$ clock at $V_{II}$ level). It is also possible to perform a late write cycle. For this cycle the write clock is activated after the $\overline{\text{CAS}}$ goes low which is beyond twcs minimum time. Thus the parameters tcwl and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write $(\overline{W})$ clock can occur much later in time with respect to the active transition of the $\overline{\text{CAS}}$ clock. This time could be as long as 10 microseconds — $[t_{RWL} + t_{RP} + 2t_T]$ . At the start of a write cycle, the data out is in a high-impedance condition and remains inactive throughout the cycle. The data out remains high-impedance because the active transition of the write $(\overline{W})$ clock prevents the $\overline{CAS}$ clock from enabling the data-out buffers. The high-impedance condition of the data out pin during a write cycle can be effectively utilized in a system that has a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.